





# Ashima Garg

Course: GATE Computer Science Engineering(CS)



HOME



MY TEST



**BOOKMARKS** 



MY PROFILE

**REPORTS** 



**BUY PACKAGE** 



**ASK AN EXPERT** 



**OFFER** 



**EXCLUSIVE OFFER FOR OTS** STUDENTS ONLY ON BOOK **PACKAGES** 

## **TOPICWISE: COMPUTER ORGANIZATION AND ARCHITECTURE-2 (GATE-**2019) - REPORTS

**OVERALL ANALYSIS** 

COMPARISON REPORT

**SOLUTION REPORT** 

**ALL(17)** 

CORRECT(5)

INCORRECT(7)

SKIPPED(5)

#### Q. 1

Which of the following is best characterize computers that use memory mapped I/O?

FAQ Solution Video Have any Doubt?

The computer provides special instruction for manipulating I/O port.

I/O ports are placed at address on bus and as accessed just like other memory location.

Your answer is Correct

#### Solution:

(b)

Memory mapped I/O uses the same address bus to address both memory and I/O device memory and registers of the I/O devices are mapped to address values.

So, when an address is accessed by the CPU, it can depict whether the address range belon some I/O device or a memory location.

To perform an I/O operation, it is sufficient to place the data in an address and call the channel to perform the operation.

Ports are referenced only by memory mapped instruction of the computer and are located at hardwired memory location.

**QUESTION ANALYTICS** 

#### Q. 2

Consider a direct mapped cache of size 64 KB with block size 32 bytes. The CPU generates 32 bit addresses, the size of tag memory is

Solution Video Have any Doubt?

 $2K \times 16$  byte

В

 $2K \times 32$  bit

1K × 32 bit

Your answer is **Correct** 

## Solution:

Size of cache = 
$$64 \text{ KB} = 2^{16} \text{ byte} = 16 \text{ bits}$$

Number of cache line = 
$$\frac{\text{Cache size}}{\text{Line size}}$$

$$=\frac{2^{16}}{2^5}=2^{11}$$







Ashima Garg

Course: GATE Computer Science Engineering(CS)



HOME



MY TEST



**BOOKMARKS** 



**REPORTS** 



**BUY PACKAGE** 



**ASK AN EXPERT** 



**OFFER** 



**EXCLUSIVE OFFER FOR OTS** STUDENTS ONLY ON BOOK **PACKAGES** 

32

Tag memory size = Number of cache lines × (Number of tag bits in each line)  $= 2^{11} \times 16$  $= 1K \times 32 bit$ 

1K × 16 byte

**QUESTION ANALYTICS** 

#### Q. 3

Suppose after analyzing a new cache design, you discover that the cache has too many conflict misses and this needs to be resolved. You know that you must increase associativity in order to decrease the number of cache misses. What are the implications of increasing associativity?

Solution Video Have any Doubt?

Slower cache access time

**Correct Option** 

#### Solution:

(a)

Increase in the associativity leads to increase in the number of tag comparisons. Hence it leads to increase in cache access time.

Increase index bits

Increase block size

All of these

Your answer is Wrong

**QUESTION ANALYTICS** 

#### Q. 4

Consider a machine with a byte addressable main memory of 2<sup>24</sup> bytes, block size is 32 bytes and 4-way set associative cache having 2<sup>15</sup> cache blocks. What is the set and tag address of memory (E4201F)<sub>16</sub> in hexadecimal?

Solution Video Have any Doubt?

0100, 39

Your answer is Correct

## Solution:

Number of lines in cache =  $2^{15}$ 

Number of sets = 
$$\frac{2^{15}}{2^2} = 2^{13}$$

24 bits-TAG Set Offset 6 bits log (213) log (32) = 13 bits = 5 bits

Tag size = 24 - (13 + 5) = 6 bits  $(E4201F)_{16} = 111001\ 000010\ 000000\ 011111$ 

So, https://onlinetestseries made easy. in/made easy/index.php?pageName=timeManagementReport&testid=1191&t=a&testType=2.







## Ashima Garg

Course: GATE
Computer Science Engineering(CS)



HOME



MY TEST



**BOOKMARKS** 



MY PROFILE

**REPORTS** 



**BUY PACKAGE** 



ASK AN EXPERT



OFFER



EXCLUSIVE OFFER FOR OTS STUDENTS ONLY ON BOOK PACKAGES B 0010, 1F

C

0100, 27

D

0110, 37

QUESTION ANALYTICS

#### Q. 5

Consider a direct mapped cache with 16 blocks with block size of 16 bytes. Initially the cache is empty. The following sequence of access of memory blocks:

Ox80000, Ox80008, Ox80010, Ox80018, Ox30010

is repeated 10 times. Which of the following represents number of compulsory and conflict misses?

FAQ Solution Video Have any Doubt?

А

Compulsory = 2 and conflict = 18

В

Compulsory = 3 and conflict = 18

**Correct Option** 

#### Solution:

(b)

Main memory address size =  $5 \times 4 = 20$  bits

Direct mapped cache:



## 1st pass:

Ox800 0 0 = Compulsory misses

2. Ox80008 = Hit

Ox800 1 0 = Compulsory misses

Ox800 1 8 = Hit

Ox300 1 0 = Compulsory misses

2<sup>nd</sup> pass:

1.  $Ox800 \ 0 \ 0 = Hit$ 

2. Ox80008 = Hit

3.  $Ox800 \underline{1} \underline{0} = Conflict misses$ 

4.  $Ox800 \ 1.8 = Hit$ 

5. Ox300 1 0 = Conflict misses

So for 10 passes:

Compulsory misses = 3

Conflict misses =  $2 \times 9 = 18$ 

C
Compulsory = 3 and conflict = 16

D

None of these







## Ashima Garg

Course: GATE Computer Science Engineering(CS)



HOME



MY TEST



**BOOKMARKS** 



MY PROFILE

**REPORTS** 



**BUY PACKAGE** 



**ASK AN EXPERT** 



**OFFER** 



**EXCLUSIVE OFFER FOR OTS** STUDENTS ONLY ON BOOK **PACKAGES** 

#### Q. 6

Consider a Direct cache with 32 blocks and each block of size 32 bytes. The byte address 1216 of main memory will mapped to line number \_\_\_\_\_ of cache.

Solution Video Have any Doubt?

6

**Correct Option** 

Solution:

We know that,

Block number in main memory =  $\frac{\text{Byte address}}{\text{Bytes per block}}$ 

$$= \left[ \frac{1216}{32} \right] = \left[ 38 \right] = 38$$

Now, block number 38 will mapped to line number 38 mod 32 = 6

Your Answer is 16

**QUESTION ANALYTICS** 

#### Q. 7

Consider a memory access to main memory takes 100 nsec and memory access to cache on cache hit takes 10 nsec. If 75% of processor's memory requests results in cache hit, then the average memory access time is \_\_\_\_\_ nsec.

FAQ Solution Video See your Answers

35

**Correct Option** 

Solution:

35

$$T_{avg} = H_C T_C + (1 - H_C)(T_M + T_C)$$
  
= 0.75 (10) + (1 - 0.75)(100 + 10)  
= 7.5 + 0.25 (110)  
= 7.5 + 27.5  
= 35 nsec

Your Answer is 32.5

**QUESTION ANALYTICS** 

### Q. 8

Consider a DRAM that must be given a refresh cycle 64 times per msec. Each refresh operation require 100 nsec and a memory cycle require 200 nsec. The percentage of the memory's total operating time must be given to refresh is \_\_\_\_\_. (Upto 2 decimal places)

Solution Video Have any Doubt?

0.64

**Correct Option** 

Solution:







## Ashima Garg

Course: GATE
Computer Science Engineering(CS)



HOME



MY TEST



BOOKMARKS



MY PROFILE

**REPORTS** 



**BUY PACKAGE** 



**ASK AN EXPERT** 



OFFER



EXCLUSIVE OFFER FOR OTS STUDENTS ONLY ON BOOK PACKAGES

```
= \frac{200 \times 10^{-3} \times 64}{10^{-3}}
```

= 12.8 × 10<sup>-3</sup> refreshments

Total refreshment time in 200 nsec

So, percentage of memory's operating time must be

$$= \left[\frac{1.28}{200}\right] \times 100$$

= 0.64%

**QUESTION ANALYTICS** 

#### Q. 9

Consider a two level memory organization  $L_1$  (cache) has an accessing time of 10 nsec and main memory has accessing time 100 nsec. Assume the hit ratio read operation is 0.75 and 40% references are for write operation. The average access time for system (in nsec) if it uses write through technique \_\_\_\_\_\_.

FAQ Solution Video Have any Doubt?

59.5

Your answer is Correct59.5

#### Solution:

59.5

$$\begin{array}{lll} T_{average \; (Read)} &= \; Hit\% \; \times \; (Cache \; Time) \; + \; (1 - Hit\%) \; \times \; (Cache \; + \; Main \; Memory) \\ &= \; (0.75) \; (10) \; + \; (1 - 0.75) \; (10 + 100) \\ &= \; 7.5 \; + \; (0.25) \; (110) \\ &= \; 7.5 \; + \; 25 \\ &= \; 32.5 \; nsec \\ T_{average \; (Write)} &= \; Main \; Memory \; Time \\ &= \; 100 \; nsec \\ T_{average} &= \; Frequency_{(Read)} \; \times \; (T_{average \; (Read)}) \; + \; Frequency_{(Write)} \; \times \; (T_{average \; (Write)}) \end{array}$$

 $\Gamma_{\text{average}} = \text{Frequency}_{(\text{Read})} \times (T_{\text{average (Read)}}) + \text{Frequency}_{(\text{Write})} \times (T_{\text{average (Write)}})$  = 0.60 (32.5) + 0.40 (100) = 19.5 + 40 = 59.5 nsec

QUESTION ANALYTICS

### Q. 10

Consider a computer system has a main memory consisting of 1 M 16 bit words. It also has a 4 K-word cache organized in the block set associative manner, with 4 blocks per set and 64 words per block. What is the number of bits in each of the TAG, SET and word field of main memory address format? (Consider byte addressable memory)

Solution Video Have any Doubt?

11, 4, 6 bits

Your answer is Wrong

В

10, 5, 6 bits

С

10, 4, 7 bits

**Correct Option** 

Solution:

(c)

Momorr forms







## Ashima Garg

Course: GATE
Computer Science Engineering(CS)



HOME



MY TEST



BOOKMARKS



MY PROFILE

**REPORTS** 



**BUY PACKAGE** 



ASK AN EXPERT



OFFER



EXCLUSIVE OFFER FOR OTS STUDENTS ONLY ON BOOK PACKAGES Word offset = 1 block = 64 words = 64 × 16 bits = 64 × 2B = 128 B =  $\log_2 128$ = 7 bits SET offset =  $\frac{2^{12}}{2^6 \times 2^2}$ =  $\frac{2^{12}}{2^8} = 2^4 = 16$ =  $\log_2 16$ = 4 bitsTAG = 21 - (7 + 4)= 31 - 11= 10 bits

D

11, 4, 7 bits

QUESTION ANALYTICS

#### Q. 11

Consider the following statements:

 $S_1$ : Doubling the line size halves the number of tags in the cache.

 $S_2$ : Doubling the associativity doubles the number of tags in the cache.

 $\mathcal{S}_3$ : Doubling the line size usually reduce compulsory misses.

Which of the above statements is always true?

Solution Video Have any Doubt?

Α

Only  $S_1$  and  $S_2$ 

Your answer is Wrong

В

Only  $S_2$  and  $S_3$ 

**Correct Option** 

#### Solution:

(b)

 It is not true, because doubling line size do not effect the number of tag bits in cache halves the number of lines i.e.

Main memory size =  $2^{30}$  B

Cache memory size =  $2^{20}$  B

Initially size of line = 256 B

10 12 bits 8 bits

Tag bits Lines Line offset

After doubling line size = 512 B

10 11 bits 9 bits

Tag bits Lines Line offset

So false.

(ii) Consider

Main memory size =  $2^{30}$  B

Cache memory size =  $2^{20}$  B

Initially size of line = 256 B

Initially associativity = 4 way







#### Ashima Garg

Course: GATE
Computer Science Engineering(CS)



HOME



MY TEST



BOOKMARKS



REPORTS



**BUY PACKAGE** 



ASK AN EXPERT



OFFER

EXCLUSIVE OFFER FOR OTS
STUDENTS ONLY ON BOOK
PACKAGES

After doubling associativity i.e. 8 way



So true.

(iii) Doubling line size decrease the compulsory misses. Since during miss more items are into memory in comparison to without doubling line size. Chance of miss are less. So true.

С

Only  $S_1$  and  $S_3$ 

D

All of the statements

**QUESTION ANALYTICS** 

#### Q. 12

In a direct cache controller each main memory address can be viewed as consisting of three fields. The least significant w' bits identify a unique word/byte within a block. The cache logic interprets the remaining 's' bits as a tag of (s - r) bits (most significant portion) and a line field of 'r' bits. What is the size of main memory and cache memory respectively.

Solution Video | Have any Doubt ?

 $2^{(s+w)}$  Bytes/words and  $2^{(r+w)}$  Bytes/words

Your answer is Correct

### Solution:

(a)



Main memory size = 2<sup>(s + w)</sup> Bytes Cache memory size = 2<sup>(r + w)</sup> Bytes

В

 $2^{(s-r)}$  Bytes/words and  $2^{rw}$  Bytes/words

С

2<sup>sw</sup> Bytes/words and 2<sup>(s-r)</sup> Bytes/words

D

2<sup>s</sup> Bytes/words and 2<sup>(r-w)</sup> Bytes/words

QUESTION ANALYTICS

#### Q. 13

Consider a typical disk that rotates at 3600 rotations per minute (RPM) and has a transfer rate of  $100 \times 10^6$  bytes/sec. If the average seek time of the disk is twice the average rotational delay, then which of the following represents the average time (approx.) to read or write a 1024 byte sector of the disk?

Solution Video Have any Doubt ?







## Ashima Garg

Course: GATE
Computer Science Engineering(CS)



MY TEST

BOOKMARKS

MY PROFILE

**REPORTS** 

**BUY PACKAGE** 

ASK AN EXPERT

OFFER

EXCLUSIVE OFFER FOR OTS STUDENTS ONLY ON BOOK PACKAGES

Solution:

(a) 3600 rotations → 1 minute

1 rotation  $\rightarrow$  ?

Rotational latency = 
$$\frac{1}{3600} \times 1$$
 minute  
=  $\frac{60 \text{ sec}}{3600}$  = 16.6 msec

(i)Average rotational latency =  $\frac{1}{2} \times 16.6$  msec = 8.3 msec

(ii) Average seek time = 2 × Average rotational delay = 16.6 msec

Transfer rate =  $100 \times 10^6$  bytes/sec

Sector size = 1024 byte

1024 byte  $\rightarrow$ ?

(iii) Transfer time =  $\frac{1024}{100 \times 10^6} \times 1$  sec = 0.01024 msec

Average time = Average seek time + Average rotational delay + Transfer t = 16.6 + 8.3 + 0.01024 = 24.91 msec

B 26.62 msec

30.60 msec

None of these

Your answer is Wrong

QUESTION ANALYTICS

### Q. 14

Consider 1 MBPS IO device interfaced to 64 bit CPU in a programmed-IO mode. Data transmission between the CPU and IO is in word-wise. Interrupt overhead is 2 µsec. What is the performance gain when the device is operating under Interrupt-IO over programmed-IO mode?

Solution Video Have any Doubt?

A 4

**Correct Option** 

Solution:

(a)

Prog. IO: CPU time depends on IO speed.

i.e., 1 MB ....... 1 sec 8 B(1 word) ....... ?

$$ET_{Prog~IO}~=~\frac{8B}{1~MB}sec=8~\mu\,sec$$

INT-IO: CPU time depends on interface latency.

ET<sub>INT-IO</sub> = 2 
$$\mu$$
sec  

$$S = \frac{ET_{Prog-IO}}{ET_{INT-IO}} = \frac{8}{2} = 4$$

B 2







Ashima Garg

Course: GATE
Computer Science Engineering(CS)



HOME



MY TEST



BOOKMARKS



MY PROFILE

**REPORTS** 



**BUY PACKAGE** 



ASK AN EXPERT



OFFER

EXCLUSIVE OFFER FOR OTS STUDENTS ONLY ON BOOK PACKAGES D 8

**QUESTION ANALYTICS** 

#### Q. 15

Consider a two level cache system. For 100 memory references 20 misses in the first level cache and 10 misses in second level cache. Miss penalty from second level cache to main memory is 40 cycles. If the average memory access time is 7.6 cycles then the hit time of second level cache is \_\_\_\_\_ cycles. (Assume hit time of second level cache is two times of first level cache)

FAQ Solution Video Have any Doubt?

5.142

**Correct Option** 

Solution:

5.142

$$T_{avg} = Hit time_{L1} + Miss rate_{L1} \times (Hit time_{L2} + (Miss rate_{L2} \times Miss penalty_{L2}))$$

7.6 cycles =  $x + \frac{20}{100} \times \left(2x + \left(\frac{10}{20} \times 40\right)\right)$ 

7.6 =  $x + 0.2 (2x + 20)$ 

7.6 =  $1.4x + 4$ 

1.4 $x = 7.6 - 4$ 

1.4 $x = 3.6$ 
 $x = \frac{3.6}{1.4}$ 
 $x = 2.571$ 

Hit time\_{L2} =  $2x$ 
 $= 2 \times 2.571$ 

Your Answer is 6.8

QUESTION ANALYTICS

#### Q. 16

Consider a system employing interrupt driven I/O for a particular device that transfer data at an average of 8 KB/sec on a continuous basis. Consider interrupt processing takes about 100 µsec i.e. time to jump to ISR, execute it and return to main program. The fraction of processor time consumed by this I/O device if interrupts occur for every byte is \_\_\_\_\_\_. (Upto 2 decimal places)

FAQ Solution Video Have any Doubt?

0.8 (0.80 - 0.82)

**Correct Option** 

**Solution :** 0.8 (0.80 - 0.82)

Data transfer = 8 KB/sec

$$1 \sec = 8 \text{ KB}$$

= 5.142 cycles

$$=\frac{1}{8K}$$
sec

= 0.125 msec = 125 μsec

Interrupt processing time = 100 µsec

So percentage of processor time consumed by I/O device

 $=\frac{100 \; \mu sec}{} = 0.8$ 







## Ashima Garg

Course: GATE Computer Science Engineering(CS)



HOME



MY TEST



**BOOKMARKS** 



MY PROFILE

**REPORTS** 



**BUY PACKAGE** 



**ASK AN EXPERT** 



**OFFER** 



**EXCLUSIVE OFFER FOR OTS** STUDENTS ONLY ON BOOK **PACKAGES** 

**QUESTION ANALYTICS** 

#### Q. 17

Consider a direct cache of size 64 bytes, with block size 16 bytes and main memory is divided into blocks of 16 bytes each i.e. block 0 has address 0 to 15 so on. Consider the following program that access memory in given sequence:

- Access address 63 through 70
- Loop (i) 15 through 32,
  - (ii) 80 through 95

Jump to Loop

If cache is organized as direct cache and loop is accessed 10 times, then the hit ratio is \_ (Assume line 0 contain address 0, 4, 8 etc. and line 1 contain address 1, 5, 7 etc. and so on.) [Upto 2 decimal places]

FAQ Solution Video Have any Doubt?

0.93(0.93 - 0.94)

**Correct Option** 

Solution:

0.93 (0.93 - 0.94)



### Step 1: Access 63 through 70:

- 63 address 1 miss (16 bytes 48-63)
- 2. 64 address 1 miss (16 bytes 64-79)
- 3. 65-70 address 6 hits (already in memory)

### First loop:

### Step 2:

- (i) Access 15 through 32:
  - 1. 15 address = 1 miss (16 bytes 0-15)
  - 2. 16 address = 1 miss (16 bytes 16-31)
  - 3. 17-31 address = 15 hits (already in memory)
  - 4. 32 address = 1 miss (16 bytes 32-47)
- (ii) Access 80 through 95:
  - 1. 80 address = 1 miss (16 bytes 80-95)
  - 81-95 address = 15 hit (already in memory)

### Second loop:

- (i) Access 15 through 32:
  - 15 address = 1 hit (already in memory)
  - 2. 16 address = 1 miss (not in memory, 16 byte, 16-31)
  - 17-31 address = 15 hit (already in memory)
  - 32 address = 1 hit (already in memory)
- (ii) Access 80 through 95:
  - 1. 80 address = 1 miss (16 bytes 80-95)
  - 81-95 address = 15 hit (already in memory)

### Repeat same for 9 times:

Hit = 
$$6 + 30 + 32(9) = 36 + 288 = 324$$
  
So, hit ratio =  $\frac{324}{348} = 0.931$ 

**QUESTION ANALYTICS**